# **DSD** Exercise



# Sequential Designs in VHDL

(The Watch Exercise)

#### **GOALS**

In this exercise we'll finally get to play with clock controlled designs, also known as sequential designs. Most FPGA designs use a clock-controlled approach. This is required for many applications and it gives us means to control and manage the internal delays. Long chains of combinatorial logic can result in very long and unpredictable delays. By using clocks and flip-flops, we can break these chains into smaller sections and thereby reduce these problems to create safer and better designs. The goals for this exercise are:

- To get basic experience with using clocks and clocked processes
- Learn to create counters
- Get experience with designs combining sequential and combinatorial logic

#### **PREREQUISITES**

- Have Quartus II up and running
- That you have read THE DSD EXERCISE GUIDELINES!!!

#### THE EXERCISE ITSELF

In this exercise you will get to create your first digital alarm clock written in VHDL!!! You may even add a buzzer! We'll first start out with a simple counter to count seconds, minutes and hours though.

#### 1) COUNTER - ONE DIGIT

Your very first VHDL counter! The counter must have different modes, so it can be used to count seconds, minutes and hours. The clock input is just a tactile button for now.

- Design a binary circular counter (returns to zero after reaching maximum value) that increments on every
  positive edge of the clock. Display the current counter value on the 7-segment display. Use the 7-segment
  decoder component from former exercises.
  - *clk*, when positive edge is applied the binary counter are incremented by one.
  - reset, asynchronous reset. When '0' is applied: reset counter value to 0.
  - mode, when:
    - "00" count from 0-9
    - "01" count from 0-5
    - "10" or "11" count from 0-2
  - count, this output is the current binary counter value.
  - cout, set output to '1' when the current counter turns to zero otherwise set output to '0'.
  - seg, display current counter value on the 7-segment display.



FIGURE 1 MULTI COUNTER

- 2) Create a functional simulation of the multi\_counter. How does it react to changes in "mode"? How does cout work?
- 3) Download and test the design on the DE2 board.

#### 2) CLOCK - ONE DIGIT

Now we'll use the 50MHz crystal oscillator on the DE2-board to generate a real clock signal. We will use this to drive our counter from last exercise step.

1) Design a new clock\_gen component that generates a pulse every second when "speed" is '1' and every 5 millisecond when "speed" is '0'. The pulse must be one 50MHz clock pulse wide. Connect the "clk\_out" output of clock\_gen to the "clk" input of the multi\_counter component as shown in Figure 2. CLOCK\_50 is a 50MHz, 50% duty-cycle signal generated by a clock oscillator on the DE2-board. The reset signal must be an active low asynchronous reset.



FIGURE 2 ONE-DIGIT CLOCK

HINT: use a variable integer type in the clock\_gen component for the counter and set "clk\_out" high every time the counter reaches 50.000.000 - otherwise the "clk\_out" should be set to low

2) Download and test the design on the DE2 board. Does it output as expected? Does reset work correctly?

# 3) CLOCK - SIX DIGIT

To get a 24-hour clock, we'll extend it to six digits.

1) Create a new design entity, *watch*, move the design from step 2 into it and extend the design to 6 cascade coupled instances of the multi\_counter component, so it will end up as a 6 digit 24 hours clock (eg.. 23 : 59 : 59 ). Refer to the Figure 3 for design inspiration. Use the "count" values, from the hour counters, to control when to reset all counters to 00:00:00 (when they hit 24).



FIGURE 3 WATCH IBD (MINUTES NOT SHOWN)

2) Create a tester and instantiate the watch in it and connect it as shown in Figure 4. Leave the "time" ports on the watch open for now, by using the "open" keyword (time=>open). Download and test the design on the DE2 board. The output should be a watch as shown in Figure 5.



**FIGURE 4 WATCH TESTER** 



FIGURE 5 WATCH OUTPUT

### 4) ALARM WATCH

Let's add an alarm by comparing the watch output with a predefined alarm time.

1) Extend the watch component with an alarm feature with a one minute resolution (meaning: only hours and minutes can be set). Use the time output from the counters to detect an alarm. A roughly sketched drawing for inspiration is shown in Figure 6



FIGURE 6 ALARM CLOCK

2) Update the tester and instantiate (as shown in Figure 6). Download and test the design on the DE2 board.

## 4) ALARM WATCH WITH BUZZER (OPTIONAL)

Extend the design with a more advanced alarm output.

- 1) If an alarm occurs, the speaker plays an approximately 400Hz sound for an interval of approx. 700 ms and then silence for approx. 700 ms. Repeat this pattern until the one minute alarm period is finished. Use GPIO 0 connector pin 1 (PIN\_D25) for the red wire and pin 12 (GND) for the black wire. Why it is not so easy to choose an arbitrary frequency?
- 2) Download and test the design on the DE2 board.